KIT | KIT-Bibliothek | Impressum | Datenschutz

Runtime adaptive multi-processor system-on-chip: RAMPSoC

Goehringer, D.; Huebner, M.; Schatz, V.; Becker, J.

Abstract:
Current trends in high performance computing show, that the usage of multiprocessor systems on chip are one approach for the requirements of computing intensive applications. The multiprocessor system on chip (MPSoC) approaches often provide a static and homogeneous infrastructure of networked microprocessor on the chip die. A novel idea in this research area is to introduce the dynamic adaptivity of reconfigurable hardware in order to provide a flexible heterogeneous set of processing elements during run-time. This extension of the MPSoC idea by introducing run-time reconfiguration delivers a new degree of freedom for system design as well as for the optimized distribution of computing tasks to the adapted processing cells on the architecture related to the changing application requirements. The "computing in time and space"paradigm and the extension with the new degree of freedom for MPSoCs will be presented with the RAMPSoC approach described in this paper.


Zugehörige Institution(en) am KIT Institut für Technik der Informationsverarbeitung (ITIV)
Publikationstyp Proceedingsbeitrag
Jahr 2008
Sprache Englisch
Identifikator ISBN: 978-1-4244-1693-6
KITopen ID: 1000014330
Erschienen in IPDPS 2008 - IEEE International Symposium on Parallel and Distributed Processing, 14 - 18 April 2008, Miami, Florida, USA
Verlag IEEE, Piscataway (NJ)
Seiten 1 - 7
KIT – Die Forschungsuniversität in der Helmholtz-Gemeinschaft KITopen Landing Page