KIT | KIT-Bibliothek | Impressum | Datenschutz

No HDL, No Problem: HLS-Generated Power Wasters for Fault Injection in Cloud FPGAs

Demirdag, Zeynep Gülbeyaz 1; Nassar, Hassan ORCID iD icon 1; Bauer, Lars; Henkel, Jörg 1
1 Institut für Technische Informatik (ITEC), Karlsruher Institut für Technologie (KIT)

Abstract:

Power wasters are a critical threat to cloud FPGAs. They induce voltage drops that lead to timing faults or complete denial of service. Previous methods for generating power wasters rely on low-level RTL modifications, including primitive-level structures and constraint manipulation. However, newer FPGA platforms such as Xilinx Versal restrict access to such low-level features, preventing traditional attack methods. In this work, we are the first to show that power wasters can still be created using only High-Level Synthesis (HLS), which is a standard development flow for cloud FPGAs. We demonstrate HLS-generated power wasters that can inject faults or crash the FPGA by applying overclocking and selected input patterns.


Zugehörige Institution(en) am KIT Institut für Technische Informatik (ITEC)
Publikationstyp Zeitschriftenaufsatz
Publikationsjahr 2026
Sprache Englisch
Identifikator ISSN: 1943-0663, 1943-0671
KITopen-ID: 1000190938
Erschienen in IEEE Embedded Systems Letters
Verlag Institute of Electrical and Electronics Engineers (IEEE)
Seiten 1
Schlagwörter Cloud FPGAs, Fault Injection, Security
Nachgewiesen in Scopus
OpenAlex
Dimensions
KIT – Die Universität in der Helmholtz-Gemeinschaft
KITopen Landing Page